# Independent Read/Write Addressing Permits Simultaneous Reading and Writing - Organized as Eight Words of Two Bits Each - Fast Access Times: From Read Enable . . . 15 ns Typical From Read Select . . . 33 ns Typical - 3-State Outputs Simplify Use in Bus-Organized Systems - Applications: Stacked Data Registers Scratch-Pad Memory Buffer Storage Between Processors Fast Multiplication Schemes #### description The SN74172, containing the equivalent of 201 gates on a monolithic chip, is a high-performance 16-bit register file organized as eight words of two bits each. Multiple address decoding circuitry is used so that the read and write operation can be performed independently on two word locations. This provides a true simultaneous read/write capability. Basically, the file consists of two distenct sections (see Figure 1). Section 1 permits the writing of data into any two-bit word location while reading two bits of data from another location simultaneously. To provide this flexibility, independent decoding is incorporated. Section 2 of the register file is similar to section 1 with the exception that common read/write address circuitry is employed. This means that section 2 can be utilized in one of three modes: - 1) Writing new data into two bits - 2) Reading from two bits - Writing into and simultaneously reading from the same two bits. Regardless of the mode, the operation of section 2 is entirely independent of section 1. #### schematics of inputs and outputs ### logic symbol† <sup>&</sup>lt;sup>†</sup>This symbol is in accordance with ANSI/IEEE Std. 91-1984 and IEC Publication 617-12. # description (continued) The three-state outputs of this register file permit connection of up to 129 compatible outputs and one Series 54/74 high-logic-level load to a common system bus. The outputs are controlled by the read-enable circuitry so that they operate as standard TTL totem-pole outputs when the appropriate read-enable input is low or they are placed in a high-impedance state when the associated read-enable input is at a high logic level. To minimize the possibility that two outputs from separate register files will attempt to take a common bus to opposite logic levels, the read-enable circuitry is designed such that disable times are shorter than enable times. All inputs are buffered to lower the drive requirements of the clock, read/write address, and write-enable inputs to one normalized Series 54/74 load, and of all other inputs to one-half of one normalized Series 54/74 load. Functions of the inputs and outputs of the SN74172 are as shown in the following table. | FUNCTION | SECTION 1 | SECTION 2 | DESCRIPTION Binary write address selects one of eight two-bit word locations. When low, permits the writing of new data into the selected word location on a positive transition of the clock input. | | | | |---------------|-----------------------------------|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Write Address | 1W0, 1W1, 1W2 | 2W/R0, 2W/R1, 2W/R2 | | | | | | Write Enable | 1 <del>GW</del> | 2 <del>GW</del> | | | | | | Data Inputs | 1DA, 1DB | 2DA, 2DB | Data at these inputs is entered on a positive transition of the clock input into the location selected by the write address inputs if the write enable input is low. Since the two sections are independent, it is possible for both write functions to be activated with both write addresses selecting the same word location. If this occurs and the information at the data inputs is not the same for both sections (i.e., $1DA \neq 2DA$ and/or $1DB \neq 2DB$ ) the low-level data will predominate in each bit and be stored. | | | | | Read Address | 1R0, 1R1, 1R2 | Common with write address | Binary write address selects one of eight two-bword locations. | | | | | Read Enable | 1GR | 2GR | When read enable is low, the outputs assume th levels of the data stored in the location selected by read address inputs. When read enable is high, the | | | | | Data Outputs | 1Q <sub>A</sub> , 1Q <sub>B</sub> | 2Q <sub>A</sub> , 2Q <sub>B</sub> | associated outputs remain in the high-impedan<br>state and neither significantly load nor drive t<br>lines to which they are connected. | | | | | Clock | | ск | The positive-going transition of the clock inpu will enter new data into the addressed location the write enable input is low. The clock common to both sections. | | | | FIGURE 1 # switching characteristics, V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C, R<sub>L</sub> = 400 $\Omega$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|-------------------------------------------------------------------|-----------------------------------------|-----|-----|-----|------| | fmax | Maximum clock frequency | | 20 | | | MHz | | tPLH . | Propagation delay time, low-to-high-level output from read select | | | 33 | 45 | ns | | tPHL. | Propagation delay time, high-to-low-level output from read select | 0 50 5 | | 30 | 45 | | | ФLН | Propagation delay time, low-to-high-level output from clock | C <sub>L</sub> = 50 pF,<br>See Figure 2 | | 35 | 50 | ns | | tPHL. | Propagation delay time, high-to-low-level output from clock | See Figure 2 | | 35 | 50 | | | <sup>t</sup> PZH | Output enable time to high level | | | 14 | 30 | ns | | tPZL | Output enable time to low level | | | 16 | 30 | | | <sup>t</sup> PHZ | Output disable time from high level | C <sub>L</sub> = 5 pF, | | 6 | 20 | | | tPLZ | Output disable time from low level | See Figure 2 | | 11 | 20 | ns | #### PARAMETER MEASUREMENT INFORMATION SWITCHING TIMES FROM CLOCK INPUT VOLTAGE WAVEFORMS FIGURE 2 ## PARAMETER MEASUREMENT INFORMATION ## ENABLE AND DISABLE TIMES FROM READ ENABLE - NOTES: A. Input waveforms are supplied by pulse generators having the following characteristics: $t_r \leqslant 7$ ns, $t_f \leqslant \text{ns}$ , PRR $\simeq 1$ MHz, $Z_{\text{Out}} \approx 50~\Omega$ . - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled. Waveform 2 is for an output with internal conditions such that the output is high except when disabled. - C. Write select setup time, as specified, will protect data written into previous address. - D. Load circuit is shown on page VOLTAGE WAVEFORMS FIGURE 2 (continued)